#### **EXPERIMENT NO. 1**

### **HALF ADDER & full adder USING different Style**

<u>AIM:</u> To write VHDL code, simulate with test bench, synthesis, implement on PLD for Half Adder using different Style of modelling.

**SOFTWARE TOOL:** Xilinx, FPGA Kit.

#### THEORY:

Adder circuit is a combinational digital circuit that is used for adding two numbers. A typical adder circuit produces a sum bit (denoted by S) and a carry bit (denoted by C) as the output. Typically adders are realized for adding binary numbers but they can be also realized for adding other formats like BCD (binary coded decimal, XS-3 etc. Besides addition, adder circuits can be used for a lot of other applications in digital electronics like address decoding, table index calculation etc.

Half adder is a combinational arithmetic circuit that adds two numbers and produces a sum bit (S) and carry bit (C) as the output. If A and B are the input bits, then sum bit (S) is the X-OR of A and B and the carry bit (C) will be the AND of A and B. From this it is clear that a half adder circuit can be easily constructed using one X-OR gate and one AND gate. Half adder is the simplest of all adder circuit, but it has a major disadvantage. The half adder can add only two input bits (A and B) and has nothing to do with the carry if there is any in the input. So if the input to a half adder have a carry, then it will be neglected it and adds only the A and B bits. That means the binary addition process is not complete and that's why it is called a half adder.

#### **TRUTH TABLE:**

|       | Trutl | 1 Table |       |  |
|-------|-------|---------|-------|--|
| Input |       | Output  |       |  |
| A     | В     | Sum     | Carry |  |
| 0     | 0     | 0       | 0     |  |
| 0     | 1     | 1       | 0     |  |
| 1     | 0     | 1       | 0     |  |
| 1     | 1     | 0       | 1     |  |

# **HALF ADDER DIAGRAM:**



## RTL VIEW:



| Full adder Description | : |  |  |
|------------------------|---|--|--|
|                        |   |  |  |
|                        |   |  |  |
|                        |   |  |  |
|                        |   |  |  |
|                        |   |  |  |
|                        |   |  |  |
|                        |   |  |  |
|                        |   |  |  |
|                        |   |  |  |
|                        |   |  |  |
|                        |   |  |  |
|                        |   |  |  |
|                        |   |  |  |
|                        |   |  |  |
|                        |   |  |  |
|                        |   |  |  |
|                        |   |  |  |
|                        |   |  |  |
|                        |   |  |  |
|                        |   |  |  |
| <b>CONCLUSION:</b>     |   |  |  |
|                        |   |  |  |
|                        |   |  |  |
|                        |   |  |  |
|                        |   |  |  |
|                        |   |  |  |
|                        |   |  |  |
|                        |   |  |  |